diff options
| author | Anton Korobeynikov <asl@math.spbu.ru> | 2008-10-10 10:14:47 +0000 |
|---|---|---|
| committer | Anton Korobeynikov <asl@math.spbu.ru> | 2008-10-10 10:14:47 +0000 |
| commit | 9aaaa4035e6b43b7c164d15136c3639ead237616 (patch) | |
| tree | 8041774fd0a245deaa30ffbbfeff660058e1bb51 /llvm | |
| parent | 1f9487b9163fb250d25de69c2940dad091068744 (diff) | |
| download | bcm5719-llvm-9aaaa4035e6b43b7c164d15136c3639ead237616.tar.gz bcm5719-llvm-9aaaa4035e6b43b7c164d15136c3639ead237616.zip | |
Add dummy 'm' inline asm constraint handler for Sparc. I'm not sure, whether it is correct, however :)
llvm-svn: 57345
Diffstat (limited to 'llvm')
| -rw-r--r-- | llvm/lib/Target/Sparc/SparcISelDAGToDAG.cpp | 26 |
1 files changed, 26 insertions, 0 deletions
diff --git a/llvm/lib/Target/Sparc/SparcISelDAGToDAG.cpp b/llvm/lib/Target/Sparc/SparcISelDAGToDAG.cpp index 691f283b154..66e143de3fe 100644 --- a/llvm/lib/Target/Sparc/SparcISelDAGToDAG.cpp +++ b/llvm/lib/Target/Sparc/SparcISelDAGToDAG.cpp @@ -45,6 +45,12 @@ public: bool SelectADDRri(SDValue Op, SDValue N, SDValue &Base, SDValue &Offset); + /// SelectInlineAsmMemoryOperand - Implement addressing mode selection for + /// inline asm expressions. + virtual bool SelectInlineAsmMemoryOperand(const SDValue &Op, + char ConstraintCode, + std::vector<SDValue> &OutOps); + /// InstructionSelect - This callback is invoked by /// SelectionDAGISel when it has created a SelectionDAG for us to codegen. virtual void InstructionSelect(); @@ -184,6 +190,26 @@ SDNode *SparcDAGToDAGISel::Select(SDValue Op) { } +/// SelectInlineAsmMemoryOperand - Implement addressing mode selection for +/// inline asm expressions. +bool +SparcDAGToDAGISel::SelectInlineAsmMemoryOperand(const SDValue &Op, + char ConstraintCode, + std::vector<SDValue> &OutOps) { + SDValue Op0, Op1; + switch (ConstraintCode) { + default: return true; + case 'm': // memory + if (!SelectADDRrr(Op, Op, Op0, Op1)) + SelectADDRri(Op, Op, Op0, Op1); + break; + } + + OutOps.push_back(Op0); + OutOps.push_back(Op1); + return false; +} + /// createSparcISelDag - This pass converts a legalized DAG into a /// SPARC-specific DAG, ready for instruction scheduling. /// |

