diff options
| author | Evan Cheng <evan.cheng@apple.com> | 2008-04-10 23:47:53 +0000 |
|---|---|---|
| committer | Evan Cheng <evan.cheng@apple.com> | 2008-04-10 23:47:53 +0000 |
| commit | 2cb98eb4bba62a6a6d1ee6e113ca4c6b213a91af (patch) | |
| tree | c34ded48431257fc8938c41d973cc59e0511ade8 /llvm | |
| parent | 4b772096947829ee129ebfe53e8955751f843f61 (diff) | |
| download | bcm5719-llvm-2cb98eb4bba62a6a6d1ee6e113ca4c6b213a91af.tar.gz bcm5719-llvm-2cb98eb4bba62a6a6d1ee6e113ca4c6b213a91af.zip | |
Allow registers defined by implicit_def to be clobbered.
llvm-svn: 49512
Diffstat (limited to 'llvm')
| -rw-r--r-- | llvm/include/llvm/CodeGen/RegisterScavenging.h | 21 | ||||
| -rw-r--r-- | llvm/lib/CodeGen/RegisterScavenging.cpp | 21 |
2 files changed, 33 insertions, 9 deletions
diff --git a/llvm/include/llvm/CodeGen/RegisterScavenging.h b/llvm/include/llvm/CodeGen/RegisterScavenging.h index 2ce0ca7bc15..4b1a6a94096 100644 --- a/llvm/include/llvm/CodeGen/RegisterScavenging.h +++ b/llvm/include/llvm/CodeGen/RegisterScavenging.h @@ -53,6 +53,10 @@ class RegScavenger { /// available, unset means the register is currently being used. BitVector RegsAvailable; + /// ImplicitDefed - If bit is set that means the register is defined by an + /// implicit_def instructions. That means it can be clobbered at will. + BitVector ImplicitDefed; + public: RegScavenger() : MBB(NULL), NumPhysRegs(0), Tracking(false), @@ -92,15 +96,26 @@ public: bool isUsed(unsigned Reg) const { return !RegsAvailable[Reg]; } bool isUnused(unsigned Reg) const { return RegsAvailable[Reg]; } + bool isImplicitlyDefined(unsigned Reg) const { return ImplicitDefed[Reg]; } + /// getRegsUsed - return all registers currently in use in used. void getRegsUsed(BitVector &used, bool includeReserved); /// setUsed / setUnused - Mark the state of one or a number of registers. /// - void setUsed(unsigned Reg); - void setUsed(BitVector Regs) { RegsAvailable &= ~Regs; } + void setUsed(unsigned Reg, bool ImpDef = false); + void setUsed(BitVector Regs, bool ImpDef = false) { + RegsAvailable &= ~Regs; + if (ImpDef) + ImplicitDefed |= Regs; + else + ImplicitDefed &= ~Regs; + } void setUnused(unsigned Reg, const MachineInstr *MI); - void setUnused(BitVector Regs) { RegsAvailable |= Regs; } + void setUnused(BitVector Regs) { + RegsAvailable |= Regs; + ImplicitDefed &= ~Regs; + } /// FindUnusedReg - Find a unused register of the specified register class /// from the specified set of registers. It return 0 is none is found. diff --git a/llvm/lib/CodeGen/RegisterScavenging.cpp b/llvm/lib/CodeGen/RegisterScavenging.cpp index c71d3be08b4..1d9effb1108 100644 --- a/llvm/lib/CodeGen/RegisterScavenging.cpp +++ b/llvm/lib/CodeGen/RegisterScavenging.cpp @@ -55,22 +55,28 @@ static bool RedefinesSuperRegPart(const MachineInstr *MI, } /// setUsed - Set the register and its sub-registers as being used. -void RegScavenger::setUsed(unsigned Reg) { +void RegScavenger::setUsed(unsigned Reg, bool ImpDef) { RegsAvailable.reset(Reg); + ImplicitDefed[Reg] = ImpDef; for (const unsigned *SubRegs = TRI->getSubRegisters(Reg); - unsigned SubReg = *SubRegs; ++SubRegs) + unsigned SubReg = *SubRegs; ++SubRegs) { RegsAvailable.reset(SubReg); + ImplicitDefed[SubReg] = ImpDef; + } } /// setUnused - Set the register and its sub-registers as being unused. void RegScavenger::setUnused(unsigned Reg, const MachineInstr *MI) { RegsAvailable.set(Reg); + ImplicitDefed.reset(Reg); for (const unsigned *SubRegs = TRI->getSubRegisters(Reg); unsigned SubReg = *SubRegs; ++SubRegs) - if (!RedefinesSuperRegPart(MI, Reg, TRI)) + if (!RedefinesSuperRegPart(MI, Reg, TRI)) { RegsAvailable.set(SubReg); + ImplicitDefed.reset(SubReg); + } } void RegScavenger::enterBasicBlock(MachineBasicBlock *mbb) { @@ -86,6 +92,7 @@ void RegScavenger::enterBasicBlock(MachineBasicBlock *mbb) { if (!MBB) { NumPhysRegs = TRI->getNumRegs(); RegsAvailable.resize(NumPhysRegs); + ImplicitDefed.resize(NumPhysRegs); // Create reserved registers bitvector. ReservedRegs = TRI->getReservedRegs(MF); @@ -216,6 +223,7 @@ void RegScavenger::forward() { setUnused(ChangedRegs); // Process defs. + bool IsImpDef = MI->getOpcode() == TargetInstrInfo::IMPLICIT_DEF; for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) { const MachineOperand &MO = MI->getOperand(i); @@ -240,12 +248,13 @@ void RegScavenger::forward() { if (RedefinesSuperRegPart(MI, MO, TRI)) continue; - // Implicit def is allowed to "re-define" any register. + // Implicit def is allowed to "re-define" any register. Similarly, + // implicitly defined registers can be clobbered. assert((isReserved(Reg) || isUnused(Reg) || - MI->getOpcode() == TargetInstrInfo::IMPLICIT_DEF || + IsImpDef || isImplicitlyDefined(Reg) || isLiveInButUnusedBefore(Reg, MI, MBB, TRI, MRI)) && "Re-defining a live register!"); - setUsed(Reg); + setUsed(Reg, IsImpDef); } } |

