summaryrefslogtreecommitdiffstats
path: root/clang/test/CodeGen/avr-inline-asm-constraints.c
diff options
context:
space:
mode:
authorChandler Carruth <chandlerc@gmail.com>2018-08-24 04:45:04 +0000
committerChandler Carruth <chandlerc@gmail.com>2018-08-24 04:45:04 +0000
commit8ed843330196271615d4d2f08d8a51f739780b88 (patch)
treec640dd992c613cb50912c72b0bca69f01de32779 /clang/test/CodeGen/avr-inline-asm-constraints.c
parented08d3739a005c6dac59537aa1446cb85b5c02a3 (diff)
downloadbcm5719-llvm-8ed843330196271615d4d2f08d8a51f739780b88.tar.gz
bcm5719-llvm-8ed843330196271615d4d2f08d8a51f739780b88.zip
[AVR] Fix inline asm calls now that the addrspace(0) there is explicit.
This updates the test case for r340519 so it should pass again. r340522 only got some of the AVR tests that needed an update. llvm-svn: 340596
Diffstat (limited to 'clang/test/CodeGen/avr-inline-asm-constraints.c')
-rw-r--r--clang/test/CodeGen/avr-inline-asm-constraints.c48
1 files changed, 24 insertions, 24 deletions
diff --git a/clang/test/CodeGen/avr-inline-asm-constraints.c b/clang/test/CodeGen/avr-inline-asm-constraints.c
index f1bfbac3897..c659953ca62 100644
--- a/clang/test/CodeGen/avr-inline-asm-constraints.c
+++ b/clang/test/CodeGen/avr-inline-asm-constraints.c
@@ -4,121 +4,121 @@
int data;
void a() {
- // CHECK: call void asm sideeffect "add r5, $0", "a"(i16 %0)
+ // CHECK: call addrspace(0) void asm sideeffect "add r5, $0", "a"(i16 %0)
asm("add r5, %0" :: "a"(data));
}
void b() {
- // CHECK: call void asm sideeffect "add r5, $0", "b"(i16 %0)
+ // CHECK: call addrspace(0) void asm sideeffect "add r5, $0", "b"(i16 %0)
asm("add r5, %0" :: "b"(data));
}
void d() {
- // CHECK: call void asm sideeffect "add r5, $0", "d"(i16 %0)
+ // CHECK: call addrspace(0) void asm sideeffect "add r5, $0", "d"(i16 %0)
asm("add r5, %0" :: "d"(data));
}
void l() {
- // CHECK: call void asm sideeffect "add r5, $0", "l"(i16 %0)
+ // CHECK: call addrspace(0) void asm sideeffect "add r5, $0", "l"(i16 %0)
asm("add r5, %0" :: "l"(data));
}
void e() {
- // CHECK: call void asm sideeffect "add r5, $0", "e"(i16 %0)
+ // CHECK: call addrspace(0) void asm sideeffect "add r5, $0", "e"(i16 %0)
asm("add r5, %0" :: "e"(data));
}
void q() {
- // CHECK: call void asm sideeffect "add r5, $0", "q"(i16 %0)
+ // CHECK: call addrspace(0) void asm sideeffect "add r5, $0", "q"(i16 %0)
asm("add r5, %0" :: "q"(data));
}
void r() {
- // CHECK: call void asm sideeffect "add r5, $0", "r"(i16 %0)
+ // CHECK: call addrspace(0) void asm sideeffect "add r5, $0", "r"(i16 %0)
asm("add r5, %0" :: "r"(data));
}
void w() {
- // CHECK: call void asm sideeffect "add r5, $0", "w"(i16 %0)
+ // CHECK: call addrspace(0) void asm sideeffect "add r5, $0", "w"(i16 %0)
asm("add r5, %0" :: "w"(data));
}
void t() {
- // CHECK: call void asm sideeffect "add r5, $0", "t"(i16 %0)
+ // CHECK: call addrspace(0) void asm sideeffect "add r5, $0", "t"(i16 %0)
asm("add r5, %0" :: "t"(data));
}
void x() {
- // CHECK: call void asm sideeffect "add r5, $0", "x"(i16 %0)
+ // CHECK: call addrspace(0) void asm sideeffect "add r5, $0", "x"(i16 %0)
asm("add r5, %0" :: "x"(data));
}
void y() {
- // CHECK: call void asm sideeffect "add r5, $0", "y"(i16 %0)
+ // CHECK: call addrspace(0) void asm sideeffect "add r5, $0", "y"(i16 %0)
asm("add r5, %0" :: "y"(data));
}
void z() {
- // CHECK: call void asm sideeffect "add r5, $0", "z"(i16 %0)
+ // CHECK: call addrspace(0) void asm sideeffect "add r5, $0", "z"(i16 %0)
asm("add r5, %0" :: "z"(data));
}
void I() {
- // CHECK: call void asm sideeffect "subi r30, $0", "I"(i16 50)
+ // CHECK: call addrspace(0) void asm sideeffect "subi r30, $0", "I"(i16 50)
asm("subi r30, %0" :: "I"(50));
}
void J() {
- // CHECK: call void asm sideeffect "subi r30, $0", "J"(i16 -50)
+ // CHECK: call addrspace(0) void asm sideeffect "subi r30, $0", "J"(i16 -50)
asm("subi r30, %0" :: "J"(-50));
}
void K() {
- // CHECK: call void asm sideeffect "subi r30, $0", "K"(i16 2)
+ // CHECK: call addrspace(0) void asm sideeffect "subi r30, $0", "K"(i16 2)
asm("subi r30, %0" :: "K"(2));
}
void L() {
- // CHECK: call void asm sideeffect "subi r30, $0", "L"(i16 0)
+ // CHECK: call addrspace(0) void asm sideeffect "subi r30, $0", "L"(i16 0)
asm("subi r30, %0" :: "L"(0));
}
void M() {
- // CHECK: call void asm sideeffect "subi r30, $0", "M"(i16 255)
+ // CHECK: call addrspace(0) void asm sideeffect "subi r30, $0", "M"(i16 255)
asm("subi r30, %0" :: "M"(255));
}
void O() {
- // CHECK: call void asm sideeffect "subi r30, $0", "O"(i16 16)
+ // CHECK: call addrspace(0) void asm sideeffect "subi r30, $0", "O"(i16 16)
asm("subi r30, %0" :: "O"(16));
}
void P() {
- // CHECK: call void asm sideeffect "subi r30, $0", "P"(i16 1)
+ // CHECK: call addrspace(0) void asm sideeffect "subi r30, $0", "P"(i16 1)
asm("subi r30, %0" :: "P"(1));
}
void R() {
- // CHECK: call void asm sideeffect "subi r30, $0", "R"(i16 -3)
+ // CHECK: call addrspace(0) void asm sideeffect "subi r30, $0", "R"(i16 -3)
asm("subi r30, %0" :: "R"(-3));
}
void G() {
- // CHECK: call void asm sideeffect "subi r30, $0", "G"(i16 50)
+ // CHECK: call addrspace(0) void asm sideeffect "subi r30, $0", "G"(i16 50)
asm("subi r30, %0" :: "G"(50));
}
void Q() {
- // CHECK: call void asm sideeffect "subi r30, $0", "Q"(i16 50)
+ // CHECK: call addrspace(0) void asm sideeffect "subi r30, $0", "Q"(i16 50)
asm("subi r30, %0" :: "Q"(50));
}
void ra() {
- // CHECK: call void asm sideeffect "subi r30, $0", "ra"(i16 50)
+ // CHECK: call addrspace(0) void asm sideeffect "subi r30, $0", "ra"(i16 50)
asm("subi r30, %0" :: "ra"(50));
}
void ora() {
- // CHECK: call i16 asm "subi r30, $0", "=ra"()
+ // CHECK: call addrspace(0) i16 asm "subi r30, $0", "=ra"()
asm("subi r30, %0" : "=ra"(data));
}
OpenPOWER on IntegriCloud